## **National University of Computer and Emerging Sciences, Lahore Campus**

|   | CONTINUE SEMERGING SORRESONES | Course Name: | Computer Architecture | Course Code: | EE204       |
|---|-------------------------------|--------------|-----------------------|--------------|-------------|
|   |                               | Program:     | BS(Computer Science)  | Semester:    | Spring 2019 |
|   |                               | Duration:    | 30 Minutes            | Total Marks: | 20          |
| 1 |                               | Paper Date:  | 08-04-2019            | Weight       | ~3          |
|   |                               | Exam Type:   | Quiz 3a               | Page(s):     | 2           |

| Student: Name:_ |      |    | Name: | Roll No |
|-----------------|------|----|-------|---------|
| Sec             | tion | ): |       |         |
| _               | •    |    | F 6 3 |         |

## Question 1a [6]

What is the difference between super-pipeling and superscalar? How in ideal case we can achieve 4 times improvement in both designs?

## Question 1b [4]

What is branch prediction? What is the difference between 1bit and 2 bit branch prediction?

## Question 2 [10]

Consider the following MIPS assembly language code. Assume that we run this code on the five stages pipelined data path. Division consumes 2 cycles in execution.

- Loop: ld R6, 0(R2)
  ld R1, 100(R2)
  div R3, R3, R1
  sw R3, 0(R2)
  sub R6, R6, 10
  add R2, R2, 4
  bne R2, 40, Loop
- a) Add stalls in the above code to remove all data and control hazards. Assume full forwarding (Exe to Exe, Mem to Exe, Exe to Dec, Mem to Mem) is implemented.

b) Rearrange the code to remove as many stalls as possible.